### **NimbeLink Hardware Design Checklist** Airgain, Inc Updated: April 2023 Airgain, Inc. 2023. All Rights Reserved. Airgain, Inc provides this documentation in support of its products for the internal use of its current and prospective customers. The publication of this document does not create any other right or license in any party to use and content in or referred to in this document and any modification or redistribution of this document is not permitted. While efforts are made to ensure accuracy, typographical and other errors may exist in this document. Airgain, Inc reserves the right to modify or discontinue its products and to modify this and any other product documentation at any time. All Airgain, Inc products are sold subject to its published Terms and Conditions, subject to any separate terms agreed with its customers. No warranty of any type is extended by publication of this documentation, including, but not limited to, implied warranties or merchantability, fitness for a particular purpose and non-infringement. Airgain, Inc. is a registered trademark, and NimbeLink is a registered trademark of Airgain, Inc. All trademarks, service marks and similar designations referenced in this document are the property of their respective owners. ## **Table of Contents** | Table of Contents | 2 | |-----------------------------------|---| | Introduction | 3 | | Scope | 3 | | Orderable Devices | 3 | | Design Checklist | 4 | | Introduction | 4 | | Pin Implementation Considerations | 4 | | Antenna Considerations | 8 | | Enclosure Considerations | 8 | | Power Supply Considerations | 9 | | General Design Considerations | 9 | #### 1. Introduction #### 1.1 Scope This document serves as a hardware design checklist for customers who are integrating Airgain's NimbeLink modems into their products. Included in this document is a checklist of important design considerations, as well as suggestions and tips for improving designs utilizing NimbeLink modems. #### 1.2 Orderable Devices | NimbeLink Family | Orderable Device | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------| | CAT-M1 LTE | NL-SW-LTE-QBG96<br>NL-SW-LTE-SVZM20<br>NL-SW-LTE-SVZM20-B<br>NL-SW-LTE-TM1G-V<br>NL-SW-LTE-TM1G-A | | CAT-4 LTE | NL-SW-LTE-S7588-V NL-SW-LTE-S7588-V-B NL-SW-UAV-S7588 NL-SW-LTE-S7588-T NL-SW-LTE-S7588-T-C NL-SW-LTE-TC4NAG NL-SW-LTE-TC4APG NL-SW-LTE-TC4EU | | CAT-3 LTE | NL-SW-LTE-TSVG NL-SW-LTE-TSVG-B NL-SW-LTE-TEUG NL-SW-LTE-TNAG NL-SW-LTE-TNAG-B | | CAT-1 LTE | NL-SW-LTE-WM14-B NL-SW-LTE-WM14-C NL-SW-LTE-S7648 NL-SW-LTE-GELS3 NL-SW-LTE-GELS3-B NL-SW-LTE-GELS3-C NL-SW-LTE-GELS3-D NL-SW-LTE-S7618RD | | Global 3G | NL-SW-HSPA | ### 2. Design Checklist #### 2.1 Introduction The following sections serve as a design checklist for NimbeLink modems. In order to properly create a design utilizing a cellular modem, it is crucial to account for each of the items listed in the checklist. ### 2.2 Pin Implementation Considerations Each of the pins on the NimbeLink must be accounted for. Refer to the datasheet for the NimbeLink in question, and ensure that each pin is implemented according to the specifications listed in the datasheet. | Pin # | Pin Name | Requirements | Done? | |-------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | | | <ul> <li>The chosen power supply can supply up to 2 A of current at any time with minimal voltage drop during current spikes.</li> <li>The power supply's output voltage must not drop outside of the modems operating voltage range at any time.</li> </ul> | | | | | <ul> <li>The chosen power supply has a rapid transient response.</li> <li>It is recommended to use a switching power supply with a switching frequency &gt; 1MHz. LDO's are not recommended.</li> </ul> | | | | | <ul> <li>A 0.1 μF capacitor should be placed nearest to the VCC pin, followed by a 100 μF capacitor.</li> <li>Both capacitors are placed directly in the power path, and not off to the side.</li> <li>Both capacitors must have low ESR.</li> </ul> | | | 1 | vcc | <ul> <li>PCB traces from the power regulator are wide enough to ensure that there is a low impedance power delivery circuit available to the modem.</li> <li>It is recommended that the power supply traces be at least 80 mils wide on outer layers.</li> </ul> | | | | | Noise sensitive signal lines (such as USB or RF signals) are insulated from the power supply input cables. | | | | | <ul> <li>For any power traces that transition between PCB layers, multiple vias are used at each transition point.</li> <li>It is recommended to use at least 4 vias for each trace that transitions across PCB layers.</li> </ul> | | | | | Power and Ground pins have a continuous connection to their respective planes. Thermal reliefs are not recommended on these pins. | | | <ul> <li>If UART is not used, DOUT is connected to a test pad.</li> <li>If UART is used, the DIN pin is implemented.</li> <li>If UART is not used, DIN is connected to a test pad.</li> </ul> | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---| | If UART is not used, DIN is connected to a test pad. | | | | Ш | | <ul> <li>If the PCB contains 4 or more layers, a dedicated ground plane is implemented.</li> <li>Otherwise, if the PCB contains 2 or fewer layers, a ground plane has been properly implemented by creating a ground flood on all unused space.</li> </ul> | | | <ul> <li>Unused space on non-ground plane layers are filled with ground<br/>and stitched together using stitching vias.</li> </ul> | | | <ul> <li>The Reset pin is implemented, and must be driven with an open collector output from the host system or with a discrete open collector transistor.</li> </ul> | | | <ul> <li>If the USB interface is used the VUSB pin is connected to USB connector or on board USB controller.</li> <li>If the USB interface is not used connect to test point.</li> </ul> | | | If USB is being utilized, the USB D+ and USB D- are implemented. | | | The USB D± traces are routed as a 90 ohm impedance differential pair. | | | The USB D± traces are length matched. | | | The length of the USB D± traces is minimized as much as possible. | | | The USB differential pairs are routed such that there exists a continuous ground return path beneath the traces. | | | 7,8 USB_D- Any layer transition has multiple ground vias, for the current return path, next to the layer transition. | | | The USB trace is not routed over any splits in the directly adjacent ground plane | | | If the USB signals are being used off-board, ESD protection is implemented near the off-board connector. | | | There are no stubs in the signal path of the USB D± traces. If stubs | | | are unavoidable length is <50mil. | | | 9 | WAKE (low to high) SVZM20 nWAKE_IN (pull down) WM14 DTR (Tie to GND) | <ul> <li>Pin 9 is implemented and there exists a way to assert a logic state on this pin.</li> <li>If Pin 9 is not actively controlled by the host system a 1 KOhm pull down resistor should be connected.</li> </ul> | | |----|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 12 | стѕ | The CTS pin is implemented, and there exists a way to read the logic state of this pin. • If the serial interface is not implemented, connect to test point. | | | 13 | STATUS QBG96 ON_STATUS SVZM20 VGPIO S7588, S7648, S7618RD V180 GELS3 ON/nSLEEP TMIG, TSVG, TEUG, TNAG, HSPA, TC4NAG, TC4APG, TC4EU NWAKE_ OUT WM14 | Pin 13 is implemented, and there exists a way to read the logic state of this pin. | | | 14 | VREF | A reference voltage has supplied to this pin and is in the appropriate voltage range for the UART signals. A mechanism is in place that allows VREF to be disconnected from the NimbeLink. Used to achieve the lowest power states. One way to achieve this is to use a GPIO to drive VREF, or to include aP-channel MOSFET in the VREF signal path to control the VREF signal from the host processor. | | | 16 | RTS | <ul> <li>The RTS pin is implemented, and there exists a way to assert a logic state on this pin.</li> <li>If Pin 9 is not actively controlled by the host system, a 1 KOhm pull down resistor should be connected to the RTS pin.</li> </ul> | | | | I2C SDA | Optional, leave floating if not used. | | |----|------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---| | | QBG96 | • If implemented, the I2C SCL pin requires an external 1.8 V pullup. | Ш | | 17 | DIOX S7588, S7648, S7618RD,TM1G, TSVG, TEUG, TNAG, HSPA, GELS3 GPIO3 TC4NAG, TC4APG, TC4EU GPIO2 WM14 | Optional, leave floating if not used • If implemented, ensure that the voltage on the pin is between 0 and 1.8V. | | | | Reserved<br>SVZM20 | Pin 17 is not implemented, and is left floating. | | | | I2C SCL<br>QBG96 | Optional, leave floating if not used. • If implemented, the I2C SCL pin requires an external 1.8 V pullup. | | | 18 | DIOX S7588, S7648, S7618RD, GELS3, TM1G, TSVG, TEUG, TNAG, HSPA GPIO2 TC4NAG, TC4APG, TC4APG, TC4EU GPIO3 WM14 | Optional, leave floating if not used. • If implemented, ensure that the voltage on the pin is between 0 and 1.8V. | | | | Reserved<br>SVZM20 | Pin 18 is not implemented, and is left floating. | | | | RING<br>QBG96, TM1G,<br>SVZM20,<br>TC4NAG,<br>TC4APG,<br>TC4NAG | <ul> <li>If the RING pin is implemented, there exists a way to read the logic state of this pin.</li> <li>If the RING pin is not implemented, it is left floating or connect to a test point.</li> </ul> | | | 19 | <b>ADCI</b><br>S7588, S7648,<br>S7618RD,TSVG,<br>TEUG, TNAG,<br>HSPA,<br>WM14, GELS3 | <ul> <li>Optional, leave floating if not used.</li> <li>If implemented, ensure that the voltage on the pin is between 0 and 1.8V.</li> </ul> | | | 20 | ON_OFF<br>or<br>PWR_ON | Pin 20 is implemented and must be driven with an open collector output from the host system or with a discrete open collector transistor. | | $\mathbf{Airgain}^{\bullet})\big)\big)$ ## 2.3 Antenna Considerations | Design Considerations | Done? | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | <ul> <li>An appropriate primary antenna has been selected for the NimbeLink.</li> <li>Refer to the relevant NimbeLink datasheet for antenna design requirements, and recommended antennas.</li> </ul> | | | <ul> <li>If required, a suitable diversity antenna has been chosen for the NimbeLink.</li> <li>Refer to the relevant NimbeLink Datasheet for antenna design requirements, and recommended antennas.</li> </ul> | | | The antenna(s) are sufficiently isolated from noise generated by other design components. | | | The antenna(s) are mounted in accordance with the manufacturer's guidelines. | | ## 2.4 Enclosure Considerations | Design Considerations | Done? | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | The enclosure design insulates the NimbeLink from outdoor environments. • A sealed enclosure is recommended. | | | <ul> <li>The enclosure design ensures that the NimbeLink is protected from moisture.</li> <li>Condensing moisture will permanently damage the modem. Check modem datasheet for acceptable range.</li> </ul> | | | <ul> <li>The enclosure does not adversely affect the signal strength of the antenna(s).</li> <li>Metal enclosures and metal objects will block and/or detune antenna systems. Consult an RF engineer for guidance on antenna selection and placement.</li> </ul> | | # 2.4 Power Supply Considerations | Design Considerations | Done? | |--------------------------------------------------------------------------------------------------------------------------------------|-------| | The power supply is designed to prevent brownout conditions from occurring. • Brownouts may damage the modem. | | | The power supply layout is in accordance with the manufacturer's guidelines. | | | Power supply switching current loops are minimized. | | | The power supply is controlled in a manner such that the power will not be cut from the modem until modem has properly shut down. | | | A mechanism is implemented that ensures the modem can always gracefully disconnect from the network in the event of a power failure. | | ## 2.4 General Design Considerations | Design Considerations | Done? | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | Firmware update and debugging considerations: If USB is not used in the design, include a USB connector connected to NimbeLink USB interface so firmware can be updated on the modem while installed in the product. • Even if USB is unused in the final implementation, it is highly recommended that a connector be included in the final design for firmware updates and debugging purposes. | |